#### Features

- Utilizes the AVR<sup>®</sup> Enhanced RISC Architecture
- 120 Powerful Instructions Most Single Clock Cycle Execution
- 8K bytes of In-System Reprogrammable Downloadable Flash
- SPI Serial Interface for Program Downloading
- Endurance: 1,000 Write/Erase Cycles 512 bytes EEPROM ٠
  - Endurance: 100,000 Write/Erase Cycles
- 512 bytes Internal SRAM
- 32 x 8 General Purpose Working Registers
- 32 Programmable I/O Lines
- Programmable Serial UART
- SPI Serial Interface
- V<sub>cc</sub>: 2.7 6.0V
- Fully Static Operation, 0 20 MHz
- Instruction Cycle Time: 50 ns @ 20 MHz
- One 8-Bit Timer/Counter with Separate Prescaler
- One 16-Bit Timer/Counter with Separate Prescaler • and Compare and Capture Modes
- Dual PWM
- **External and Internal Interrupt Sources**
- Programmable Watchdog Timer with On-Chip Oscillator
- On-Chip Analog Comparator
- Low Power Idle and Power Down Modes
- Programming Lock for Software Security

### Description

The AT90S8515 is a low-power CMOS 8-bit microcontroller based on the AVR ® enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the AT90S8515 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

### Pin Configurations

| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | PDIP                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PLCC                                                                                                          |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
|                                                         | (T1) PB1 2 39 PA0 (AD0)   (AIN0) PB2 3 38 PA1 (AD1)   (AIN1) PB3 4 37 PA2 (AD2)   (SS) PB4 5 36 PA3 (AD3)   (MIS0) PB5 6 35 PA4 (AD4)   (MIS0) PB6 7 34 PA5 (AD5)   (SCK) PB7 8 33 PA6 (AD6)   RESET 9 32 PA7 (AD7)   (RXD) PD0 10 31 ICP   (TXD) PD1 11 30 ALE   (INT0) PD2 12 29 OC1B   (INT1) PD3 13 28 PC7 (A15)   PD4 14 27 PC6 (A14)   (OC1A) PD5 15 26 PC5 (A13)   (WR) PD6 16 25 PC4 (A12)   (RD) PD7 17 24 PC3 (A11)   XTAL1 19 22 PC1 (A9) | $\begin{array}{c} \begin{array}{c} \left( \begin{array}{c} 0 \\ 0 \\ 1 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\$ |
|                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                               |



8-Bit AVR Microcontroller with 8K bytes Downloadable Flash

# AT90S8515 **Preliminary**





### **Block Diagram**



Figure 1. The AT90S8515 Block Diagram

### **Description** (Continued)

The *AVR* core that combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The AT90S8515 provides the following features: 8K bytes of downloadable Flash, 512 bytes EEPROM, 512 bytes SRAM, 32 general purpose I/O lines, 32 general purpose working registers, flexible timer/counters with compare modes, internal

## AT90S8515

AT90S8515

and external interrupts, a programmable serial UART, programmable watchdog timer with internal oscillator, an SPI serial port and two software selectable power saving modes. The idle mode stops the CPU while allowing the SRAM, timer/ counters, SPI port and interrupt system to continue functioning. The power down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next interrupt or hardware reset.

The device is manufactured using Atmel's high density non-volatile memory technology. The on-chip downloadable Flash allows the program memory to be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with downloadable Flash on a monolithic chip, the Atmel AT90S8515 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The AT90S8515 *AVR* is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

### AT90S8515 AVR Enhanced RISC Microcontroller CPU

The AT90S8515 *AVR* RISC microcontroller is upward compatible with the *AVR* Enhanced RISC Architecture. The programs written for the AT90S8515 MCU are fully compatible with the range of *AVR* 8-bit MCUs (AT90Sxxxx) with respect to source code and clock cycles for execution.

#### **Architectural Overview**

The fast-access register file contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file - in one clock cycle.

Six of the 32 registers can be used as three 16-bit indirect address register pointers for data space addressing - enabling efficient address calculations. One of the three address pointers is also used as the address pointer for the constant table look up function. These added function registers are the 16-bit X-register, Y-register and Z-register.

The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU.

In addition to the register operation, conventional memory addressing modes can be used on the register file as well. This is enabled by the fact that the register file is assigned the 32 lowermost data space addresses (\$00 - \$1F), allowing them to be accessed as though they were ordinary memory locations.

The I/O memory space contains 64 addresses for CPU peripheral functions as control registers, timer/counters, A/D-converters, and other I/O functions. The I/O Memory can be accessed directly, or as the data space locations following those of the register file, \$20 - \$5F.

The *AVR* is a Harvard architecture - with separate memories and buses for program and data. The program memory is executed with a single level pipelining. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is in-system downloadable Flash memory.

With the relative jump and call instructions, the whole 8K byte address space is directly accessed. Most *AVR* instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction.

During interrupts and subroutine calls, the return address program counter (PC) is stored on the stack. The stack is effectively allocated in the general data SRAM, and consequently the stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the reset routine (before subroutines or interrupts are executed). The 16-bit stack pointer SP is read/write accessible in the I/O space.

The 512 bytes data SRAM can be easily accessed through the five different addressing modes supported in the AVR architecture.





The memory spaces in the AVR architecture are all linear and regular memory maps.

A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the status register. Each interrupt has a separate interrupt vector in the interrupt vector table at the beginning of the program memory. Interrupts have priority in accordance with their interrupt vector position. The lower the interrupt address vector the higher priority.



Figure 2. Memory Maps

### AT90S8515 Register Summary

| Address                    | Name                 | Bit 7      | Bit 6            | Bit 5          | Bit 4     | Bit 3          | Bit 2  | Bit 1  | Bit 0  | Page |
|----------------------------|----------------------|------------|------------------|----------------|-----------|----------------|--------|--------|--------|------|
| \$3F (\$5F)                | SREG                 | I          | Т                | Н              | S         | V              | N      | Z      | С      | 23   |
| \$3E (\$5E)                | SPH                  | SP15       | SP14             | SP13           | SP12      | SP11           | SP10   | SP9    | SP8    | 24   |
| \$3D (\$5D)                | SPL                  | SP7        | SP6              | SP5            | SP4       | SP3            | SP2    | SP1    | SP0    | 24   |
| \$3C (\$5C)                | Reserved             |            |                  |                |           |                |        |        |        |      |
| \$3B (\$5B)                | GIMSK                | INT1       | INT0             | -              | -         | -              | -      | -      | -      | 29   |
| \$3A (\$5A)                | GIFR                 | INTF1      | INTF0            | 0.015 ( D      |           | <b>TIOLE /</b> |        | 70150  |        | 29   |
| \$39 (\$59)                | TIMSK                | TOIE1      | OCIE1A           | OCIE1B         | -         | TICIE1         | -      | TOIE0  | -      | 29   |
| \$38 (\$58)                | TIFR                 | TOV1       | OCF1A            | OCF1B          | -         | ICF1           | -      | TOV0   | -      | 30   |
| \$37 (\$57)<br>\$36 (\$56) | Reserved<br>Reserved |            |                  |                |           |                |        |        |        |      |
| \$35 (\$55)                | MCUCR                | SRE        | SRW              | SE             | SM        | ISC11          | ISC10  | ISC01  | ISC00  | 31   |
| \$34 (\$54)                | Reserved             | SKE        | SRW              | 35             | 3101      | 13011          | 13010  | 13001  | 13000  | 31   |
| \$33 (\$53)                | TCCR0                | -          | -                | -              | -         | -              | CS02   | CS01   | CS00   | 34   |
| \$32 (\$52)                | TCNT0                | Timer/Cour | ter() (8 Bit)    | _              | -         | _              | 0002   | 0001   | 0000   | 35   |
| \$31 (\$51)                | Reserved             | Time/Cour  |                  |                |           |                |        |        |        |      |
| \$30 (\$50)                | Reserved             |            |                  |                |           |                |        |        |        |      |
| \$2F (\$4F)                | TCCR1A               | COM1A1     | COM1A0           | COM1B1         | COM1B0    | -              | -      | PWM11  | PWM10  | 37   |
| \$2E (\$4E)                | TCCR1B               | ICNC1      | ICES1            | -              | -         | CTC1           | CS12   | CS11   | CS10   | 38   |
| \$2D (\$4D)                | TCNT1H               |            |                  | Register High  |           | 0.01           | 0012   |        |        | 39   |
| \$2C (\$4C)                | TCNT1L               |            |                  | Register Low E |           |                |        |        |        | 39   |
| \$2B (\$4B)                | OCR1AH               |            |                  | Compare Regis  |           | 1              |        |        |        | 40   |
| \$2A (\$4A)                | OCR1AL               |            |                  | Compare Regis  | <u> </u>  |                |        |        |        | 40   |
| \$29 (\$49)                | OCR1BH               |            |                  | Compare Regis  | ,         |                |        |        |        | 40   |
| \$28 (\$48)                | OCR1BL               |            |                  | Compare Regis  | <u> </u>  |                |        |        |        | 40   |
| \$27 (\$47)                | Reserved             |            | iter i output e  | ompare regie   |           |                |        |        |        | 10   |
| \$26 (\$46)                | Reserved             |            |                  |                |           |                |        |        |        |      |
| \$25 (\$45)                | ICR1H                | Timer/Cour | nter1 - Input Ca | pture Register | Hiah Byte |                |        |        |        | 40   |
| \$24 (\$44)                | ICR1L                | 1          |                  | pture Register |           |                |        |        |        | 40   |
| \$23 (\$43)                | Reserved             |            |                  |                |           |                |        |        |        | -    |
| \$22 (\$42)                | Reserved             |            |                  |                |           |                |        |        |        |      |
| \$21 (\$41)                | WDTCR                | -          | -                | -              | WDTOE     | WDE            | WDP2   | WDP1   | WDP0   | 43   |
| \$20 (\$40)                | Reserved             |            |                  |                | •         |                |        |        |        |      |
| \$1F (\$3F)                | R eserved            |            |                  |                |           |                |        |        |        |      |
| \$1E (\$3E)                | EEARL                | EEPROM A   | Address Regist   | er             |           |                |        |        |        | 44   |
| \$1D (\$3D)                | EEDR                 | EEPROM D   | Data Register    |                |           |                |        |        |        | 44   |
| \$1C (\$3C)                | EECR                 | -          | -                | -              | -         | -              | EEMWE  | EEWE   | EERE   | 45   |
| \$1B (\$3B)                | PORTA                | PORTA7     | PORTA6           | PORTA5         | PORTA4    | PORTA3         | PORTA2 | PORTA1 | PORTA0 | 59   |
| \$1A (\$3A)                | DDRA                 | DDA7       | DDA6             | DDA5           | DDA4      | DDA3           | DDA2   | DDA1   | DDA0   | 59   |
| \$19 (\$39)                | PINA                 | PINA7      | PINA6            | PINA5          | PINA4     | PINA3          | PINA2  | PINA1  | PINA0  | 59   |
| \$18 (\$38)                | PORTB                | PORTB7     | PORTB6           | PORTB5         | PORTB4    | PORTB3         | PORTB2 | PORTB1 | PORTB0 | 61   |
| \$17 (\$37)                | DDRB                 | DDB7       | DDB6             | DDB5           | DDB4      | DDB3           | DDB2   | DDB1   | DDB0   | 61   |
| \$16 (\$36)                | PINB                 | PINB7      | PINB6            | PINB5          | PINB4     | PINB3          | PINB2  | PINB1  | PINB0  | 61   |
| \$15 (\$35)                | PORTC                | PORTC7     | PORTC6           | PORTC5         | PORTC4    | PORTC3         | PORTC2 | PORTC1 | PORTC0 | 66   |
| \$14 (\$34)                | DDRC                 | DDC7       | DDC6             | DDC5           | DDC4      | DDC3           | DDC2   | DDC1   | DDC0   | 66   |
| \$13 (\$33)                | PINC                 | PINC7      | PINC6            | PINC5          | PINC4     | PINC3          | PINC2  | PINC1  | PINC0  | 66   |
| \$12 (\$32)                | PORTD                | PORTD7     | PORTD6           | PORTD5         | PORTD4    | PORTD3         | PORTD2 | PORTD1 | PORTD0 | 68   |
| \$11 (\$31)                | DDRD                 | DDD7       | DDD6             | DDD5           | DDD4      | DDD3           | DDD2   | DDD1   | DDD0   | 68   |
| \$10 (\$30)                | PIND                 | PIND7      | PIND6            | PIND5          | PIND4     | PIND3          | PIND2  | PIND1  | PIND0  | 68   |
| \$0F (\$2F)                | SPDR                 | SPI Data R | egister          |                |           |                |        |        |        | 50   |
| \$0E (\$2E)                | SPSR                 | SPIF       | WCOL             | -              | -         | -              | -      | -      | -      | 49   |
| \$0D (\$2D)                | SPCR                 | SPIE       | SPE              | DORD           | MSTR      | CPOL           | CPHA   | SPR1   | SPR0   | 49   |
| \$0C (\$2C)                | UDR                  | UART I/O D | Data Register    |                |           |                |        |        |        | 53   |
| \$0B (\$2B)                | USR                  | RXC        | TXC              | UDRE           | FE        | OR             | -      | -      | -      | 53   |
| \$0A (\$2A)                | UCR                  | RXCIE      | TXCIE            | UDRIE          | RXEN      | TXEN           | CHR9   | RXB8   | TXB8   | 54   |
| \$09 (\$29)                | UBRR                 | UART Bau   | d Rate Register  | r              |           |                |        |        |        | 56   |
| \$08 (\$28)                | ACSR                 | ACD        | -                | ACO            | ACI       | ACIE           | ACIC   | ACIS1  | ACIS0  | 57   |
|                            | Reserved             |            |                  |                |           |                |        |        |        |      |
|                            | Reserved             |            |                  |                |           |                |        |        |        |      |





### AT90S8515 Instruction Set Summary

| Mnemonics     | Operands         | Description                            | Operation                                            | Flags      | #Clocks |
|---------------|------------------|----------------------------------------|------------------------------------------------------|------------|---------|
| ARITHMETIC AN | ID LOGIC INSTRUC | CTIONS                                 |                                                      |            |         |
| ADD           | Rd, Rr           | Add two Registers                      | $Rd \leftarrow Rd + Rr$                              | Z,C,N,V,H  | 1       |
| ADC           | Rd, Rr           | Add with Carry two Registers           | $Rd \leftarrow Rd + Rr + C$                          | Z,C,N,V,H  | 1       |
| ADIW          | RdI,K            | Add Immediate to Word                  | Rdh:Rdl ← Rdh:Rdl + K                                | Z,C,N,V,S  | 2       |
| SUB           | Rd, Rr           | Subtract two Registers                 | $Rd \leftarrow Rd - Rr$                              | Z,C,N,V,H  | 1       |
| SUBI          | Rd, K            | Subtract Constant from Register        | $Rd \leftarrow Rd - K$                               | Z,C,N,V,H  | 1       |
| SBC           | Rd, Rr           | Subtract with Carry two Registers      | $Rd \leftarrow Rd - Rr - C$                          | Z,C,N,V,H  | 1       |
| SBCI          | Rd, K            | Subtract with Carry Constant from Reg. | $Rd \leftarrow Rd - K - C$                           | Z,C,N,V,H  | 1       |
| SBIW          | Rdl,K            | Subtract Immediate from Word           | Rdh:Rdl ← Rdh:Rdl - K                                | Z,C,N,V,S  | 2       |
| AND           | Rd, Rr           | Logical AND Registers                  | $Rd \leftarrow Rd \bullet Rr$                        | Z,N,V      | 1       |
| ANDI          | Rd, K            | Logical AND Register and Constant      | $Rd \leftarrow Rd ullet K$                           | Z,N,V      | 1       |
| OR            | Rd, Rr           | Logical OR Registers                   | $Rd \leftarrow Rd \lor Rr$                           | Z,N,V      | 1       |
| ORI           | Rd, K            | Logical OR Register and Constant       | $Rd \leftarrow Rd \lor K$                            | Z,N,V      | 1       |
| EOR           | Rd, Rr           | Exclusive OR Registers                 | $Rd \leftarrow Rd \oplus Rr$                         | Z,N,V      | 1       |
| COM           | Rd               | One's Complement                       | $Rd \leftarrow \$FF - Rd$                            | Z,C,N,V    | 1       |
| NEG           | Rd               | Two's Complement                       | Rd ← \$00 – Rd                                       | Z,C,N,V,H  | 1       |
| SBR           | Rd,K             | Set Bit(s) in Register                 | $Rd \leftarrow Rd \lor K$                            | Z,N,V      | 1       |
| CBR           | Rd,K             | Clear Bit(s) in Register               | $Rd \leftarrow Rd \bullet (\$FF - K)$                | Z,N,V      | 1       |
| INC           | Rd               | Increment                              | $Rd \leftarrow Rd + 1$                               | Z,N,V      | 1       |
| DEC           | Rd               | Decrement                              | $Rd \leftarrow Rd - 1$                               | Z,N,V      | 1       |
| TST           | Rd               | Test for Zero or Minus                 | $Rd \leftarrow Rd \bullet Rd$                        | Z,N,V      | 1       |
| CLR           | Rd               | Clear Register                         | $Rd \leftarrow Rd \oplus Rd$                         | Z,N,V      | 1       |
| SER           | Rd               | Set Register                           | $Rd \leftarrow FF$                                   | None       | 1       |
| BRANCH INSTR  | UCTIONS          |                                        |                                                      |            |         |
| RJMP          | k                | Relative Jump                          | $PC \leftarrow PC + k + 1$                           | None       | 2       |
| IJMP          |                  | Indirect Jump to (Z)                   | $PC \leftarrow Z$                                    | None       | 2       |
| RCALL         | k                | Relative Subroutine Call               | $PC \leftarrow PC + k + 1$                           | None       | 3       |
| ICALL         |                  | Indirect Call to (Z)                   | $PC \leftarrow Z$                                    | None       | 3       |
| RET           |                  | Subroutine Return                      | $PC \leftarrow STACK$                                | None       | 4       |
| RETI          |                  | Interrupt Return                       | $PC \leftarrow STACK$                                | 1          | 4       |
| CPSE          | Rd,Rr            | Compare, Skip if Equal                 | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3             | None       | 1/2     |
| CP            | Rd,Rr            | Compare                                | Rd – Rr                                              | Z, N,V,C,H | 1       |
| CPC           | Rd,Rr            | Compare with Carry                     | Rd – Rr – C                                          | Z, N,V,C,H | 1       |
| CPI           | Rd,K             | Compare Register with Immediate        | Rd – K                                               | Z, N,V,C,H | 1       |
| SBRC          | Rr, b            | Skip if Bit in Register Cleared        | if (Rr(b)=0) PC $\leftarrow$ PC + 2 or 3             | None       | 1/2     |
| SBRS          | Rr, b            | Skip if Bit in Register is Set         | if (Rr(b)=1) PC $\leftarrow$ PC + 2 or 3             | None       | 1/2     |
| SBIC          | P, b             | Skip if Bit in I/O Register Cleared    | if (P(b)=0) PC $\leftarrow$ PC + 2 or 3              | None       | 1/2     |
| SBIS          | P, b             | Skip if Bit in I/O Register is Set     | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3              | None       | 1/2     |
| BRBS          | s, k             | Branch if Status Flag Set              | if (SREG(s) = 1) then $PC \leftarrow PC + k + 1$     | None       | 1/2     |
| BRBC          | s, k             | Branch if Status Flag Cleared          | if (SREG(s) = 0) then $PC \leftarrow PC + k + 1$     | None       | 1/2     |
| BREQ          | k                | Branch if Equal                        | if (Z = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRNE          | k                | Branch if Not Equal                    | if (Z = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRCS          | k                | Branch if Carry Set                    | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRCC          | k                | Branch if Carry Cleared                | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRSH          | k                | Branch if Same or Higher               | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRLO          | k                | Branch if Lower                        | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRMI          | k                | Branch if Minus                        | if (N = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRPL          | k                | Branch if Plus                         | if (N = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRGE          | k                | Branch if Greater or Equal, Signed     | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRLT          | k                | Branch if Less Than Zero, Signed       | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |
| BRHS          | k                | Branch if Half Carry Flag Set          | if (H = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRHC          | k                | Branch if Half Carry Flag Cleared      | if (H = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRTS          | k                | Branch if T Flag Set                   | if (T = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRTC          | k                | Branch if T Flag Cleared               | if (T = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRVS          | k                | Branch if Overflow Flag is Set         | if (V = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRVC          | k                | Branch if Overflow Flag is Cleared     | if $(V = 0)$ then PC $\leftarrow$ PC + k + 1         | None       | 1/2     |
| BRIE          | k                | Branch if Interrupt Enabled            | if (I = 1) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |
| BRID          | k                | Branch if Interrupt Disabled           | if (I = 0) then PC $\leftarrow$ PC + k + 1           | None       | 1/2     |

| DATA TRA                 | ANSFER INSTRU   | CTIONS                                                       |                                                                    |         |        |
|--------------------------|-----------------|--------------------------------------------------------------|--------------------------------------------------------------------|---------|--------|
| MOV                      | Rd, Rr          | Move Between Registers                                       | $Rd \leftarrow Rr$                                                 | None    | 1      |
| LDI                      | Rd, K           | Load Immediate                                               | Rd ← K                                                             | None    | 1      |
| LD                       | Rd, X           | Load Indirect                                                | $Rd \leftarrow (X)$                                                | None    | 2      |
| LD                       | Rd, X+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (X), X \leftarrow X + 1$                            | None    | 2      |
| LD                       | Rd X            | Load Indirect and Pre-Dec.                                   | $X \leftarrow X - 1$ . Rd $\leftarrow (X)$                         | None    | 2      |
| LD                       | Rd, Y           | Load Indirect                                                | $Rd \leftarrow (Y)$                                                | None    | 2      |
| LD                       | Rd, Y+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                            | None    | 2      |
| LD                       | Rd, - Y         | Load Indirect and Pre-Dec.                                   | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                            | None    | 2      |
| LDD                      | Rd,Y+q          | Load Indirect with Displacement                              | $Rd \leftarrow (Y + q)$                                            | None    | 2      |
| LD                       | Rd, Z           | Load Indirect                                                | $Rd \leftarrow (Z)$                                                | None    | 2      |
| LD                       | Rd, Z+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (Z), Z \leftarrow Z+1$                              | None    | 2      |
| LD                       | Rd, -Z          | Load Indirect and Pre-Dec.                                   | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                            | None    | 2      |
| LDD                      | Rd, Z+q         | Load Indirect with Displacement                              | $Rd \leftarrow (Z + q)$                                            | None    | 2      |
| LDS                      | Rd, k           | Load Direct from SRAM                                        | $Rd \leftarrow (k)$                                                | None    | 3      |
| ST                       | X, Rr           | Store Indirect                                               | $(X) \leftarrow Rr$                                                | None    | 2      |
| ST                       | X+, Rr          | Store Indirect and Post-Inc.                                 | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$             | None    | 2      |
| ST                       | - X, Rr         | Store Indirect and Pre-Dec.                                  | $X \leftarrow X - 1, (X) \leftarrow Rr$                            | None    | 2      |
| ST                       | Y, Rr           | Store Indirect                                               | $(Y) \leftarrow Rr$                                                | None    | 2      |
| ST                       | Y+, Rr          | Store Indirect and Post-Inc.                                 | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                            | None    | 2      |
| ST                       | - Y, Rr         | Store Indirect and Pre-Dec.                                  | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                            | None    | 2      |
| STD                      | Y+q,Rr          | Store Indirect with Displacement                             | $(Y + q) \leftarrow Rr$                                            | None    | 2      |
| ST                       | Z, Rr           | Store Indirect                                               | $(Z) \leftarrow Rr$                                                | None    | 2      |
| ST                       | Z+, Rr          | Store Indirect and Post-Inc.                                 | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$             | None    | 2      |
| ST                       | -Z, Rr          | Store Indirect and Pre-Dec.                                  | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                            | None    | 2      |
| STD                      | Z+q,Rr          | Store Indirect with Displacement                             | $(Z + q) \leftarrow Rr$                                            | None    | 2      |
| STS                      | k, Rr           | Store Direct to SRAM                                         | $(k) \leftarrow Rr$                                                | None    | 3      |
| LPM                      | K, KI           | Load Program Memory                                          | $R0 \leftarrow (Z)$                                                | None    | 3      |
| IN                       | Rd, P           | In Port                                                      | $Rd \leftarrow P$                                                  | None    | 1      |
| OUT                      | P, Rr           | Out Port                                                     | $P \leftarrow Rr$                                                  | None    | 1      |
| PUSH                     | Rr              | Push Register on Stack                                       | $STACK \leftarrow Rr$                                              | None    | 2      |
| POP                      | Rd              | Pop Register from Stack                                      | Rd ← STACK                                                         | None    | 2      |
|                          | BIT-TEST INSTRU |                                                              |                                                                    | T tono  |        |
| SBI                      | P,b             | Set Bit in I/O Register                                      | I/O(P,b) ← 1                                                       | None    | 2      |
| CBI                      | P,b             | Clear Bit in I/O Register                                    | $I/O(P,b) \leftarrow 0$                                            | None    | 2      |
| LSL                      | Rd              | Logical Shift Left                                           | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                     | Z,C,N,V | 1      |
| LSR                      | Rd              | Logical Shift Right                                          | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                     | Z,C,N,V | 1      |
| ROL                      | Rd              | Rotate Left Through Carry                                    | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$ | Z,C,N,V | 1      |
| ROR                      | Rd              | Rotate Right Through Carry                                   | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z,C,N,V | 1      |
| ASR                      | Rd              | Arithmetic Shift Right                                       | $Rd(n) \leftarrow Rd(n+1), n=06$                                   | Z,C,N,V | 1      |
| SWAP                     | Rd              | Swap Nibbles                                                 | Rd(30)←Rd(74),Rd(74)←Rd(30)                                        | None    | 1      |
| BSET                     | s               | Flag Set                                                     | $SREG(s) \leftarrow 1$                                             | SREG(s) | 1      |
| BCLR                     | s               | Flag Clear                                                   | $SREG(s) \leftarrow 0$                                             | SREG(s) | 1      |
| BST                      | Rr, b           | Bit Store from Register to T                                 | $T \leftarrow Rr(b)$                                               | Т       | 1      |
| BLD                      | Rd, b           | Bit load from T to Register                                  | $Rd(b) \leftarrow T$                                               | None    | 1      |
| SEC                      | ,               | Set Carry                                                    | $C \leftarrow 1$                                                   | C       | 1      |
| CLC                      |                 | Clear Carry                                                  | C ← 0                                                              | C       | 1      |
| SEN                      |                 | Set Negative Flag                                            | N ← 1                                                              | N       | 1      |
| CLN                      |                 | Clear Negative Flag                                          | N ← 0                                                              | N       | 1      |
| SEZ                      |                 | Set Zero Flag                                                | Z ← 1                                                              | Z       | 1      |
| CLZ                      |                 | Clear Zero Flag                                              | $Z \leftarrow 0$                                                   | Z       | 1      |
| SEI                      |                 | Global Interrupt Enable                                      | ← 1                                                                | 1       | 1      |
| CLI                      |                 | Global Interrupt Disable                                     | ← 0                                                                | 1       | 1      |
| SES                      |                 | Set Signed Test Flag                                         | S ← 1                                                              | S       | 1      |
| CLS                      |                 | Clear Signed Test Flag                                       | S ← 0                                                              | S       | 1      |
| SEV                      |                 | Set Twos Complement Overflow.                                | V ← 1                                                              | V       | 1      |
|                          |                 | Clear Twos Complement Overflow                               | $V \leftarrow 0$                                                   | V       | 1      |
| CLV                      |                 | Set T in SREG                                                | T ← 1                                                              | Т       | 1      |
| SET                      |                 |                                                              |                                                                    |         | 1      |
|                          |                 | Clear T in SREG                                              | $T \leftarrow 0$                                                   | T       | 1      |
| SET<br>CLT               |                 | Clear T in SREG<br>Set Half Carry Flag in SREG               | $\begin{array}{c} T \leftarrow 0 \\ H \leftarrow 1 \end{array}$    | Т<br>Н  | 1      |
| SET                      |                 |                                                              |                                                                    |         |        |
| SET<br>CLT<br>SEH        |                 | Set Half Carry Flag in SREG                                  | H ← 1                                                              | Н       | 1      |
| SET<br>CLT<br>SEH<br>CLH |                 | Set Half Carry Flag in SREG<br>Clear Half Carry Flag in SREG | H ← 1                                                              | H<br>H  | 1<br>1 |

